Part Number Hot Search : 
741XKD 0000X LT121 U11E9 M48T02 PM1204 1839A 1A470M
Product Description
Full Text Search
 

To Download ALD2724SB Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 ADVANCED LINEAR DEVICES, INC.
ALD2724E/ALD2724
DUAL EPAD(R) PRECISION HIGH SLEW RATE CMOS OPERATIONAL AMPLIFIER
KEY FEATURES * * * * * * Factory pre-trimmed VOS VOS = 25V @ IOS = 0.01pA 5 V / s slew rate EPAD ( Electrically Programmable Analog Device) Rail-to-rail input/output Each amplifier VOS can be user trimmed to a different Vos level (optional) * System level "calibration" capable
BENEFITS * Ready to use off the shelf standard part * Custom automated trimming optional * Remote controlled automated trimming * In-System Programming capable * No external components * No internal clocking noise source * Simple and cost effective * Small package size * Extremely small total functional volume size * Low system implementation cost APPLICATIONS * * * * * * * * * * * * * * Sensor interface circuits Transducer biasing circuits Capacitive and charge integration circuits Biochemical probe interface Signal conditioning Portable instruments High source impedance electrode amplifiers Precision Sample and Hold amplifiers Precision current to voltage converter Error correction circuits Sensor compensation circuits Precision gain amplifiers Periodic In-system calibration System output level shifter
GENERAL DESCRIPTION The ALD2724E/ALD2724 is a dual monolithic operational amplifier with MOSFET input that has rail-to-rail input and output voltage ranges. The input voltage range and output voltage range are very close to the positive and negative power supply voltages. Typically the input voltage can be beyond positive power supply voltage V+ or the negative power supply voltage V- by up to 300mV. The output voltage swings to within 60mV of either positive or negative power supply voltages at rated load. With high impedance load, the output voltage of the ALD2724E/ALD2724 approaches within 1mV of the power supply rails. This device is designed as an alternative to the popular J-FET input operational amplifier in applications where lower operating voltages, such as 9V battery or 3.25V to 5V power supplies are being used. The ALD2724E/ALD2724 offers high slew rate of 5.0V/s. The rail-to-rail input and output feature of the ALD2724E/ALD2724 expands signal voltage range for a given operating supply voltage and allows numerous analog serial stages to be implemented without losing operating voltage margin. The output stage is designed to drive up to 10mA into 400pF capacitive and 1.5K resistive loads at unity gain and up to 4000pF at a gain of 5. Short circuit protection to either ground or the power supply rails is at approximately 15mA clamp current. Due to complementary output stage design, the output can source and sink 10mA into a load with symmetrical drive and is ideally suited for applications where push-pull voltage drive is desired. For each of the operational amplifier, the offset voltage is trimmed on-chip to eliminate the need for external nulling in many applications. For precision applications, the output is designed to settle to 0.1% in 2s. In large signal buffer applications, the operational amplifier can function as
PIN CONFIGURATION
-IN A +IN A N/C
1 2 3 4
14 13 12 11 10 9 8 TOP VIEW DB, PB, SB PACKAGE
VE 2A VE 1A OUT A V+ OUT B VE 1B VE 2B
ORDERING INFORMATION
Operating Temperature Range -55C to +125C 14-Pin CERDIP Package ALD2724E DB ALD2724 DB 0C to +70C 14-Pin Small Outline Package (SOIC) ALD2724E SB ALD2724 SB 0C to +70C 14-Pin Plastic Dip Package ALD2724E PB ALD2724 PB
VN/C 5 +IN B -IN B 6 7
* Contact factory for industrial temperature range
(c)2002 Advanced Linear Devices, Inc. 415 Tasman Drive, Sunnyvale, California 94089 -1706 Tel: (408) 747-1155 Fax: (408) 747-1286 http://www.aldinc.com
GENERAL DESCRIPTION (cont'd) an ultra-high input impedance voltage follower/buffer that allows input and output voltage swings from positive to negative supply voltages. This feature is intended to greatly simplify systems design and eliminate higher voltage power supplies in many applications. Each ALD2724E/ALD2724 operational amplifier features individual, user-programmable offset voltage trimming resulting in significantly enhanced total system performance and user flexibility. EPAD technology is an exclusive ALD design which has been refined for analog applications where precision voltage trimming is necessary to achieve a desired performance. It utilizes CMOS FETs as in-circuit elements for trimming of offset voltage bias characteristics with the aid of a personal computer under software control. Once programmed, the set parameters are stored indefinitely. EPAD offers the circuit designer a convenient and costeffective trimming solution for achieving the very highest amplifier/system performance. FUNCTIONAL DESCRIPTION The ALD2724E/ALD2724 utilizes EPADs as in-circuit elements for trimming of offset voltage bias characteristics. Each ALD2724E/ALD2724 operational amplifier has a pair of EPAD-based circuits connected such that one circuit is used to adjust VOS in one direction and the other circuit is used to adjust VOS in the other direction. While each of the basic EPAD device is a monotonically adjustable (offset voltage trimming) programmable device, the VOS of the ALD2724E can be adjusted many times in both directions. Once programmed, the set VOS levels are stored permanently, even when the device power is removed. Functional Description of ALD2724E/ALD2724 The ALD2724E is pre-programmed at the factory under standard operating conditions for minimum equivalent input offset voltage. It also has a guaranteed offset voltage program range, which is ideal for applications that require electrical offset voltage programming. The ALD2724E is an operational amplifier that can be trimmed stand-alone, with user application-specific programming or in-system programming conditions. User application-specific circuit programming refers to a situation where the Total Input Offset Voltage of the ALD2724E can be trimmed with the actual intended operating conditions. Take the example of an application circuit that uses + 5V and -5V power supplies, an operational amplifier input biased at +1V, and an average operating temperature at +85C; the circuit can be wired up to these conditions within an environmental chamber with the ALD2724E inserted into a test socket while it is being electrically trimmed. Any error in V OS due to these bias conditions can be automatically zeroed out. The Total VOS error, VOST, is now limited only by the adjustable range and the stability of VOS, and the input noise voltage of the operational amplifier. This Total Input Offset Voltage now includes VOS, as VOS is traditionally specified; plus the VOS error contributions from PSRR, CMRR, TCVOS , and noise. Typically, VOST ranges approximately 25V for the ALD2724E. In-System Programming refers to the condition where the EPAD adjustment is made after the ALD2724E has been
2
inserted into a circuit board. In this case, the circuit design must provide for the ALD2724E to operate in both normal mode and in programming mode. One of the benefits of insystem programming is that not only the ALD2724E offset voltage from operating bias conditions has been accounted for, any residual errors introduced by other circuit components, such as resistor or sensor induced voltage errors, can also be programmed and corrected. In this way, the "insystem" circuit output can be adjusted to a desired level eliminating need for another trimming function. The ALD2724 is pre-programmed at the factory under standard operating conditions for minimum equivalent input offset voltage. The ALD2724 offers similar programmable features as the ALD2724E, but with more limited offset voltage program range. It is intended for standard operational amplifier applications where little or no electrical programming by the user is necessary. USER PROGRAMMABLE VOS FEATURE Each ALD2724E/ALD2724 has four additional pins, compared to a conventional dual operational amplifier which has eight pins. These four additional pins are named VE1A, VE2A for op amp A and VE1B, VE2B for op amp B. Each of these pins VE1A, VE2A, VE1B, VE2B (represented by VExx) are connected to a separate, internal offset bias circuit. VExx pins have initial internal bias voltage values of approximately 1 to 2 Volts. The voltage on these pins can be programmed using the ALD E100 EPAD Programmer and the appropriate Adapter Module. The useful programming range of voltages on VExx pins are 1 Volt to 4 Volts. VExx pins are programming pins, used during electrical programming mode to inject charge into the internal EPADs. Increasing voltage on VE1A/VE1B decreases the offset voltage whereas increasing voltage on VE2A/VE2B increases the offset voltage of op amp A and op amp B, respectively. During programming, voltages on VExx pins are increased incrementally to program the offset voltage of the operational amplifier to the desired VOS . Note that desired VOS can be any value within the offset voltage programmable ranges, and can be either equal zero, a positive value or a negative value. This V OS value can also be reprogrammed to a different value at a later time, provided that the useful VE1x or VE2x programming voltage range has not been exceeded. The injected charge is then permanently stored. After programming, VExx pins must be left open in order for these voltages to remain at the programmed levels. Internally, VE1 and VE2 are programmed and connected differentially. Temperature drift effects between the two internal offset bias circuits cancel each other and introduce less net temperature drift coefficient change than offset voltage trimming techniques such as offset adjustment with an external trimmer potentiometer. While programming, V+, VE1 and VE2 pins may be alternately pulsed with 12V (approximately) pulses generated by the EPAD Programmer. In-system programming requires the ALD2722E application circuit to accommodate these programming pulses. If needed, this requirement can be accomplished by adding resistors at certain appropriate circuit nodes.
Advanced Linear Devices
ALD2724E/ALD2724
ABSOLUTE MAXIMUM RATINGS
Supply voltage, V+ Differential input voltage range Power dissipation Operating temperature range PB,SB package DB package Storage temperature range Lead temperature, 10 seconds 13.2V -0.3V to V+ +0.3V 600 mW 0C to +70C -55C to +125C -65C to +150C +260C
OPERATING ELECTRICAL CHARACTERISTICS TA = 25oC VS = 5.0V unless otherwise specified
2724E
Parameter Supply Voltage Symbol VS V+ VOS i VOS VOS 5 Min 3.25 6.5 25 7 25 100 Typ Max 5.25 10.5 100 0.5 Min 3.25 6.5 40 2 40 150
2724
Typ Max 5.25 10.5 150 Unit V V V mV V At user specified target offset voltage At user specified target offset voltage TA = 25C 0C TA +70C TA = 25C 0C TA +70C V+ = +5V VS = 2.5V Test Conditions
Single Supply RS 100K
Input Offset Voltage1 Offset Voltage Program Range 2 Programmed Input Offset Voltage Error 3 Total Input Offset Voltage 4
VOST
25
100
40
150
V
Input Offset Current 5
IOS
0.01
10 240
0.01
10 240
pA pA pA pA V V V/C dB
Input Bias Current 5
IB
0.01
10 240
0.01
10 240
Input Voltage Range 6
VIR
-0.3 -2.8
5.3 +2.8 1014 5 85
-0.3 -2.8 1014 5 85
5.3 +2.8
Input Resistance Input Offset Voltage Drift Initial Power Supply Rejection Ratio 8 Initial Common Mode Rejection Ratio
8 7
RIN TCVOS PSRR i
RS 100K RS 100K
CMRR i
90
90
dB
RS 100K
Large Signal Voltage Gain
AV
150
150
V/mV V/mV -4.99 V V V V mA
RL =10K 0C TA +70C RL =1M V =5V 0C TA +70C RL =10K 0C TA +70C
Output Voltage Range
VO low VO high VO low VO high
4.99
-4.998 4.998 -4.96
-4.99 4.99 -4.90 4.90
-4.998 4.998 -4.96 4.95 15
-4.90
4.90
4.95 15
Output Short Circuit Current
ISC
* NOTES 1 through 9, see section titled "Definitions and Design Notes".
ALD2724E/ALD2724
Advanced Linear Devices
3
OPERATING ELECTRICAL CHARACTERISTICS (cont'd) TA = 25oC VS = 5.0V unless otherwise specified
2724E
Parameter Supply Current Symbol IS Min Typ 5.0 Max 6.5 Min
2724
Typ 5.0 Max 6.5 Unit mA Test Conditions VIN = 0V No Load
Power Dissipation Input Capacitance Maximum Load Capacitance
PD CIN CL 1 400 4000 26 0.6 2.1 5.0
65 1 400 4000 26 0.6 2.1 5.0
65
mW pF pF pF nV/Hz fA/Hz MHz V/s
VS = 2.5V
Gain = 1 Gain = 5 f = 1KHz f =10Hz
Equivalent Input Noise Voltage Equivalent Input Noise Current Bandwidth Slew Rate
en in BW SR
AV = +1 R L = 2K
Rise time Overshoot Factor
tr
0.1 15
0.1 15
s %
R L = 2K R L=2K C L=100pF
Settling Time
tS
2
2
s
0.1%
A V = -1 R L= 5K C L = 50pF
Channel Separation
CS
140
140
dB
A V = 100
TA = 25o C VS = 5.0V unless otherwise specified
2724E
Parameter Average Long Term Input Offset Voltage Stability 9 Initial VE Voltage Symbol VOS time VE1 i , VE2 i Min Typ 0.02 Max Min
2724
Typ 0.02 Max Unit V/ 1000 hrs Test Conditions
1.4
2.5
V
Programmable Change of VE Range Programmed VE Voltage Error
VE1, VE2
1.5
2.0
0.5
V
e(VE1-VE2)
0.1
0.1
%
VE Pin Leakage Current
i eb
-5
-5
A
* NOTES 1 through 9, see section titled "Definitions and Design Notes".
4
Advanced Linear Devices
ALD2724E/ALD2724
VS = 5.0V -55C TA +125C unless otherwise specified
2724E
Parameter Initial Input offset Voltage Input Offset Current Input Bias Current Initial Power Supply Rejection Ratio
8
2724
Max Min Typ 0.7 2.0 2.0 2.0 2.0 85 Max Unit mV nA nA dB RS 100K Test Conditions RS 100K
Symbol VOS i IOS IB PSRR i
Min
Typ 0.7
85
Initial Common Mode Rejection Ratio 8 Large Signal Voltage Gain Output Voltage Range
CMRR i
97
97
dB
RS 100K
AV VO low VO high
10
25 -4.9 4.9 -4.8
10
25 -4.9 4.9 -4.8
V/mV V V
RL = 10K
4.8
4.8
RL = 10K
ALD2724E/ALD2724
Advanced Linear Devices
5
TYPICAL PERFORMANCE CHARACTERISTICS
COMMON MODE INPUT VOLTAGE RANGE AS A FUNCTION OF SUPPLY VOLTAGE
7 TA = 25C
OPEN LOOP VOLTAGE GAIN AS A FUNCTION OF SUPPLY VOLTAGE AND TEMPERATURE
1000 } -55C
COMMON MODE INPUT VOLTAGE RANGE (V)
OPEN LOOP VOLTAGE GAIN (V/mV)
6 5 4 3 2 2 3 4 5 6 7 SUPPLY VOLTAGE (V)
} +25C 100 } +125C 10 RL = 10K RL = 5K 1 0 2 4 SUPPLY VOLTAGE (V) 6 8
INPUT BIAS CURRENT AS A FUNCTION OF AMBIENT TEMPERATURE
10000
SUPPLY CURRENT AS A FUNCTION OF SUPPLY VOLTAGE
8 7 6 5 4 3 2 1 TA = -55C -25C +25C +80C +125C INPUTS GROUNDED OUTPUT UNLOADED
INPUT BIAS CURRENT (pA)
1000 100
10
1.0 0.1 -50 -25 0 25 50 75 100 125
SUPPLY CURRENT (mA)
VS = 5.0V
0
0 1 2 3 4 5 6 7
AMBIENT TEMPERATURE (C)
SUPPLY VOLTAGE (V)
CHANGE IN INPUT OFFSET VOLTAGE AS A FUNCTION OF CHANGE IN VE1 AND VE2
CHANGE IN INPUT OFFSET VOLTAGE VOS (mV)
10 8
OPEN LOOP VOLTAGE GAIN (dB)
120
VE2
OPEN LOOP VOLTAGE AS A FUNCTION OF FREQUENCY
100 80 60 40 20 0 -20
PHASE SHIFT IN DEGREES
6 4 2 0 -2 -4 -6 -8 -10 0 0.5 1.0 1.5
VS = 5.0V TA = 25C 0 45 90 135 180 1 10 100 1K 10K 100K 1M 10M
VE1
2.0
2.5
3.0
CHANGE IN VE1 AND VE2 (V)
FREQUENCY (Hz)
6
Advanced Linear Devices
ALD2724E/ALD2724
TYPICAL PERFORMANCE CHARACTERISTICS
OUTPUT VOLTAGE SWING AS A FUNCTION OF SUPPLY VOLTAGE
25C TA 125C
RL = 10K
LARGE - SIGNAL TRANSIENT RESPONSE
5V/div VS = 5.0V TA = 25C RL = 1K CL = 50pF
7
OUTPUT VOLTAGE SWING (V)
6 5 4 3 2 0
RL = 10K RL = 2K
5V/div
2s/div
1
2
3
4
5
6
7
SUPPLY VOLTAGE (V)
OPEN LOOP VOLTAGE GAIN AS A FUNCTION OF LOAD RESISTANCE
1000
SMALL - SIGNAL TRANSIENT RESPONSE
100mV/div VS = 5.0V TA = 25C RL = 1.0K CL = 50pF
OPEN LOOP VOLTAGE GAIN (V/mV)
100 VS = 5.0V TA = 25C
10
50mV/div
1s/div
1 1K 10K 100K 1000K
LOAD RESISTANCE ()
DISTRIBUTION OF TOTAL INPUT OFFSET VOLTAGE BEFORE AND AFTER EPAD PROGRAMMING
100 EXAMPLE B: VOST AFTER EPAD PROGRAMMING VOST TARGET = -750V EXAMPLE A: VOST AFTER EPAD PROGRAMMING VOST TARGET = 0.0V
PERCENTAGE OF UNITS (%)
80
60 VOST BEFORE EPAD PROGRAMMING
40
20
0 -2500 -2000 -1500 -1000 -500 0 500 1000 1500 2000 2500
TOTAL INPUT OFFSET VOLTAGE (V)
ALD2724E/ALD2724
Advanced Linear Devices
7
EQUIVALENT INPUT OFFSET VOLTAGE DUE TO CHANGE IN SUPPLY VOLTAGE (V)
TWO EXAMPLES OF EQUIVALENT INPUT OFFSET VOLTAGE DUE TO CHANGE IN SUPPLY VOLTAGE vs. SUPPLY VOLTAGE
500 PSRR = 80 dB 400 EXAMPLE A: VOS EPAD PROGRAMMED AT VSUPPLY = +5V EXAMPLE B: VOS EPAD PROGRAMMED AT VSUPPLY = +8V
300
200
100
0 0 1 2 3 4 5 6 7 8 9 10
SUPPLY VOLTAGE (V)
EQUIVALENT INPUT OFFSET VOLTAGE DUE TO CHANGE IN COMMON MODE VOLTAGE (V)
THREE EXAMPLES OF EQUIVALENT INPUT OFFSET VOLTAGE DUE TO CHANGE IN COMMON MODE VOLTAGE vs. COMMON MODE VOLTAGE
500 VSUPPLY = 5V CMRR = 80dB 400
300
200
EXAMPLE B: VOS EPAD PROGRAMMED AT VIN = -4.3V
EXAMPLE A: VOS EPAD PROGRAMMED AT VIN = 0V
100
0 -5 -4 -3 -2 -1 0
EXAMPLE C: VOS EPAD PROGRAMMED AT VIN = +5V 1 2 3 4 5
COMMON MODE VOLTAGE (V)
EQUIVALENT INPUT OFFSET VOLTAGE DUE TO CHANGE IN COMMON MODE VOLTAGE (V)
EXAMPLE OF MINIMIZING EQUIVALENT INPUT OFFSET VOLTAGE FOR A COMMON MODE VOLTAGE RANGE OF 0.5V
50 COMMON MODE VOLTAGE RANGE OF 0.5V 40
30 VOS EPAD PROGRAMMED AT COMMON MODE VOLTAGE OF 0.25V
20 CMRR = 80dB 10
0 -0.5 -0.4 -0.3 -0.2 -0.1 0.0 0.1 0.2 0.3 0.4 0.5
COMMON MODE VOLTAGE (V)
8
Advanced Linear Devices
ALD2724E/ALD2724
APPLICATION SPECIFIC / IN-SYSTEM PROGRAMMING
Examples of applications where accumulated total input offset voltage from various contributing sources is minimized under different sets of user-specified operating conditions
2500
TOTAL INPUT OFFSET VOLTAGE (V)
TOTAL INPUT OFFSET VOLTAGE (V)
2500 2000 1500 1000 500 0 -500 -1000 -1500 -2000 -2500 VOS BUDGET BEFORE EPAD PROGRAMMING VOS BUDGET AFTER EPAD PROGRAMMING
2000 1500 1000 500 0 -500 -1000 -1500 -2000 -2500 EXAMPLE A VOS BUDGET BEFORE EPAD PROGRAMMING VOS BUDGET AFTER EPAD PROGRAMMING
+
X
+
X
EXAMPLE B
2500
2500
TOTAL INPUT OFFSET VOLTAGE (V)
TOTAL INPUT OFFSET VOLTAGE (V)
2000 1500 1000 500 0 -500 -1000 -1500 -2000 -2500 EXAMPLE C VOS BUDGET AFTER EPAD PROGRAMMING VOS BUDGET BEFORE EPAD PROGRAMMING
2000 1500 1000 500 0 -500 -1000 -1500 -2000 -2500 EXAMPLE D VOS BUDGET BEFORE EPAD PROGRAMMING VOS BUDGET AFTER EPAD PROGRAMMING
+
X
+
X
Device input VOS PSRR equivalent VOS
Total Input VOS after EPAD Programming
+
X
CMRR equivalent VOS TA equivalent VOS Noise equivalent VOS External Error equivalent VOS
ALD2724E/ALD2724
Advanced Linear Devices
9
DEFINITIONS AND APPLICATION NOTES:
1. Initial Input Offset Voltage is the initial offset voltage of the ALD2724E/ALD2724 operational amplifier when shipped from the factory. The device has been pre-programmed and tested for programmability. 2. Offset Voltage Program Range is the range of adjustment of user specified target offset voltage. This is typically an adjustment in either the negative or positive direction of the input offset voltage from an initial input offset voltage. The input offset programming pins, VE1A/VE1B or VE2A/VE2B change the input offset voltages in the negative or positive direction, for each of the amplifier A or B, respectively. User specified target offset voltage can be any offset voltage within this programming range. 3. Programmed Input Offset Voltage Error is the final offset voltage error after programming when the Input Offset Voltage is at target Offset Voltage. This parameter is sample tested. 4. Total Input Offset Voltage is the same as Programmed Input Offset Voltage, corrected for system offset voltage error. Usually this is an all inclusive system offset voltage, which also includes offset voltage contributions from input offset voltage, PSRR, CMRR, TCVOS and noise. It can also include errors introduced by external components, at a system level. Programmed Input Offset Voltage and Total Input Offset Voltage is not necessarily zero offset voltage, but an offset voltage set to compensate for other system errors as well. This parameter is sample tested. 5. The Input Offset and Bias Currents are essentially input protection diode reverse bias leakage currents. This low input bias current assures that the analog signal from the source will not be distorted by it. For applications where source impedance is very high, it may be necessary to limit noise and hum pickup through proper shielding. 6. Input Voltage Range is determined by two parallel complementary input stages that are summed internally, each stage having a separate input offset voltage. While Total Input Offset Voltage can be trimmed to a desired target value, it is essential to note that this trimming occurs at only one user selected input bias voltage. Depending on the selected input bias voltage relative to the power supply voltages, offset voltage trimming may affect one or both input stages. For the ALD2724E/ ALD2724, the switching point between the two stages occur at approximately 1.5V above negative supply voltage. 7. Input Offset Voltage Drift is the average change in Total Input Offset Voltage as a function of ambient temperature. This parameter is sample tested. 8. Initial PSRR and initial CMRR specifications are provided as reference information. After programming, error contribution to the offset voltage from PSRR and CMRR is set to zero under the specific power supply and common mode conditions, and becomes part of the Programmed Input Offset Voltage Error. 9. Average Long Term Input Offset Voltage Stability is based on input offset voltage shift through operating life test at 125C extrapolated to TA = 25 C, assuming activation energy of 1.0eV. This parameter is sample tested.
10
DESIGN NOTES: A. The ALD2724E/ALD2724 is internally compensated for unity gain stability using a novel scheme which produces a single pole role off in the gain characteristics while providing more than 70 degrees of phase margin at unity gain frequency. A unity gain buffer using the ALD2724E/ALD2724 will typically drive 400pF of external load capacitance. B. The ALD2724E/ALD2724 has complementary p-channel and n-channel input differential stages connected in parallel to accomplish rail-to-rail input common mode voltage range. The switching point between the two differential stages is 1.5V above negative supply voltage. For applications such as inverting amplifier or non-inverting amplifier with a gain larger than 2.5 (5V operation), the common mode voltage does not make excursions below this switching point. However, this switching does take place if the operational amplifier is connected as a railto-rail unity gain buffer and the design must allow for input offset voltage variations. C. The output stage consists of class AB complementary output drivers. The oscillation resistant feature, combined with the railto-rail input and output feature, makes the ALD2724E/ALD2724 an effective analog signal buffer for high source impedance sensors, transducers, and other circuit networks. D. The ALD2724E/ALD2724 has static discharge protection. Care must be exercised when handling the device to avoid strong static fields that may degrade a diode junction, causing increased input leakage currents. The user is advised to power up the circuit before, or simultaneously with, any input voltages applied and to limit input voltages not to exceed 0.3V of the power supply voltage levels. E. VExx are high impedance terminals, as the internal bias currents are set very low to a few microamperes to conserve power. For some applications, these terminals may need to be shielded from external coupling sources. For example, digital signals running nearby may cause unwanted offset voltage fluctuations. Care during the printed circuit board layout to place ground traces around these pins and to isolate them from digital lines will generally eliminate such coupling effects. In addition, optional decoupling capacitors of 1000pF or greater value can be added to VExx terminals. F. The ALD2724E/ALD2724 is designed for use in low voltage, micropower circuits. The maximum operating voltage during normal operation should remain below 10 Volts at all times. Care should be taken to insure that the application in which the device is used do not experience any positive or negative transient voltages that will cause any of the terminal voltages to exceed this limit. G. All inputs or unused pins except VExx pins should be connected to a supply voltage such as Ground so that they do not become floating pins, since input impedance at these pins is very high. If any of these pins are left undefined, they may cause unwanted oscillation or intermittent excessive current drain. As these devices are built with CMOS technology, normal operating and storage temperature limits, ESD and latchup handling precautions pertaining to CMOS device handling should be observed.
Advanced Linear Devices
ALD2724E/ALD2724


▲Up To Search▲   

 
Price & Availability of ALD2724SB

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X